Исходные коды к главам книги "Цифровой синтез: практический курс" (под ред. А.Ю. Романова и Ю.В. Панчула)
-
Updated
Sep 15, 2023 - Verilog
Исходные коды к главам книги "Цифровой синтез: практический курс" (под ред. А.Ю. Романова и Ю.В. Панчула)
Install Intel FPGA 'Quartus Prime' software on remote servers
SoCFPGA: Mapping HPS Peripherals, like I²C or CAN, over the FPGA fabric to FPGA I/O and using embedded Linux to control them (Intel Cyclone V)
Tutorial de instalação do Quartus Prime no Linux
Trying to get a new skill
Full tutorial about how to install Quartus Prime software in different systems
A sample design of Nios with on-board SDRAM for CYC1000 (a low cost Cyclone10 FPGA board)
This is a multi-core processor specially designed for matrix multiplication using Verilog HDL.
This repository contains numerous projects that were successfully implemented on an Altera Cyclone IV FPGA.
FPGA SOC Mario NES in SystemVerilog. Built on a DE-10 Lite FPGA, synthesized in Quartus Prime 18.1
Mitigating Single-Event Upsets in COTS SDRAM using an EDAC SDRAM Controller
A Python-based IP Core Management Infrastructure.
Script to build the bootloader (u-boot) and bring all components to a bootable image for Intel (ALTERA) SoC-FPGAs
A script to convert the Intel Quartus IDE to dark mode using QDarkStyleSheet with some modifications.
An 8-bit RISC based processor designed in verilog with x86 instructions.
Remote control infrared signal receiver programmed in VHDL for a Terasic DE1-SoC board.
This repository showcases the projects I developed for the DE10-Lite board as part of the "FPGA Capstone: Building FPGA Projects" course on Coursera.
Add a description, image, and links to the quartus-prime topic page so that developers can more easily learn about it.
To associate your repository with the quartus-prime topic, visit your repo's landing page and select "manage topics."